## **LABORATORY RECORD**

**Course:** Logic Design Laboratory

Semester/Batch: 3<sup>rd</sup> Semester 2018 Batch

**Department:** Computer Science and Engineering **Faculty:** Faculty of Engineering and Technology





## **Logic Design Laboratory**

## **Submitted By**

Name: SUBHENDU MAJI Semester and Section: 3<sup>RD</sup> / C-SECTION

Registration Number: 18ETCS002121 Staff in-charge:

## **INDEX SHEET**

| SI.<br>No. | Name of Experiment                                             | Conduction (10) | Document<br>(5) | Total<br>(15) | Submitted<br>On | Staff<br>Sign |
|------------|----------------------------------------------------------------|-----------------|-----------------|---------------|-----------------|---------------|
| 1          | Introduction to Logisim and Circuit<br>Development             |                 |                 |               |                 |               |
| 2          | Boolean Expressions using Universal Gates                      |                 |                 |               |                 |               |
| 3          | Gate Level Minimization using Karnaugh Maps                    |                 |                 |               |                 |               |
| 4          | Code Conversion Circuits                                       |                 |                 |               |                 |               |
| 5a         | Combinational Circuits-I: Adders and Subtractors               |                 |                 |               |                 |               |
| 5b         | Combinational Circuits-II: Comparators                         |                 |                 |               |                 |               |
| 6          | Combinational Circuits-III: Multiplexers and Demultiplexers    |                 |                 |               |                 |               |
| 7          | Combinational Circuits-IV: Encoders and Decoders               |                 |                 |               |                 |               |
| 8          | Sequential Circuits-I: Latches and Flip Flops                  |                 |                 |               |                 |               |
| 9          | Sequential Circuits-II: Universal Shift<br>Register            |                 |                 |               |                 |               |
| 10         | Sequential Circuits-III: Asynchronous and Synchronous Counters |                 |                 |               |                 |               |

| Component 1 Marks (Max. Marks 25)                                           |  |
|-----------------------------------------------------------------------------|--|
| Lab Internal Test conducted along the lines of SEE and Viva (Max. Marks 10) |  |
| Average Marks of all experiments (Max. Marks 15)                            |  |